## IEEE JOURNAL OF

## SOLID-STATE CIRCUITS

A PUBLICATION OF THE IEEE SOLID-STATE CIRCUITS SOCIETY



FEBRUARY 2017 VOLUME 52 NUMBER 2 IJSCBC (ISSN 0018-9200)

| REGULAR PAPERS                                                                                                                                                  |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Injection-Locked Wideband FM Demodulation at IF                                                                                                                 | 327 |
| Two mm-Wave Vector Modulator Active Phase Shifters With Novel IQ Generator in 28 nm FDSOI CMOS                                                                  |     |
| D. Pepe and D. Zito                                                                                                                                             | 344 |
| A High-Gain mm-Wave Amplifier Design: An Analytical Approach to Power Gain Boosting                                                                             |     |
| West Lord and West Property Lord Medication in a SiGn HPT Dicital Property                                                                                      | 357 |
| Watt-Level mm-Wave Power Amplification With Dynamic Load Modulation in a SiGe HBT Digital Power Amplifier                                                       | 371 |
| Dynamic Waveform Shaping With Picosecond Time Widths                                                                                                            | 389 |
| A 0.92-THz SiGe Power Radiator Based on a Nonlinear Theory for Harmonic Generation                                                                              | 307 |
| H. Aghasi, A. Cathelin, and E. Afshari                                                                                                                          | 406 |
| A 46 $\mu$ W 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration                                                                              |     |
|                                                                                                                                                                 | 423 |
| A 12-b ENOB 2.5-MHz BW VCO-Based 0-1 MASH ADC With Direct Digital Background Calibration                                                                        | 122 |
| A 43-mW MASH 2-2 CT $\Sigma\Delta$ Modulator Attaining 74.4/75.8/76.8 dB of SNDR/SNR/DR and 50 MHz of BW in                                                     | 433 |
| 40-nm CMOS                                                                                                                                                      |     |
| A. Edward, Q. Liu, C. Briseno-Vidrios, M. Kinyua, E. G. Soenen, A. I. Karcsilayan, and J. Silva-Martinez                                                        | 448 |
| A 40-Gb/s SiGe-BiCMOS MZM Driver With 6 $V_{\rm p-p}$ Output and On-Chip Digital Calibration                                                                    |     |
|                                                                                                                                                                 | 460 |
| A 0.4 $\mu$ g Bias Instability and 1.2 $\mu$ g/ $\sqrt{\text{Hz}}$ Noise Floor MEMS Silicon Oscillating Accelerometer With CMOS Readout                         | 470 |
| Circuit                                                                                                                                                         | 472 |
| M. Suárez, V. M. Brea, J. Fernández-Berni, R. Carmona-Galán, D. Cabello, and Á. Rodríguez-Vázquez                                                               | 483 |
| Offset-Canceling Current-Sampling Sense Amplifier for Resistive Nonvolatile Memory in 65 nm CMOS                                                                |     |
|                                                                                                                                                                 | 496 |
| A Performance-Aware Low-Quiescent Headphone Amplifier in 65-nm CMOS F. Xiao and P. K. Chan                                                                      | 505 |
| Design-Oriented Analysis for Miller Compensation and Its Application to Multistage Amplifier Design                                                             |     |
| M. Qu, S. Singh, Y. Lee, YS. Son, and GH. Cho A 0.26-nJ/node, 400-kHz Tx Driving, Filtered Fully Differential Readout IC With Parasitic RC Time Delay Reduction | 517 |
| Technique for 65-in 169 × 97 Capacitive-Type Touch Screen Panel                                                                                                 |     |
|                                                                                                                                                                 | 528 |
|                                                                                                                                                                 |     |



| CMOS Microflow Cytometer for Magnetic Label Detection and Classification                           |     |
|----------------------------------------------------------------------------------------------------|-----|
|                                                                                                    | 543 |
| A 1000 frames/s Vision Chip Using Scalable Pixel-Neighborhood-Level Parallel Processing            |     |
| J. A. Schmitz, M. K. Gharzai, S. Balkir, M. W. Hoffman, D. J. White, and N. Schemm                 | 556 |
| A 100 MHz Hybrid Supply Modulator With Ripple-Current-Based PWM Control                            | 569 |
| A Multiphase Switched-Capacitor DC-DC Converter Ring With Fast Transient Response and Small Ripple |     |
| Y. Lu, J. Jiang, and WH. Ki                                                                        | 579 |
| A 5.28-Gb/s LDPC Decoder With Time-Domain Signal Processing for IEEE 802.15.3c Applications        |     |
| MR. Li, CH. Yang, and YL. Ueng                                                                     | 592 |
| 3-Gb/s High-Speed True Random Number Generator Using Common-Mode Operating Comparator and Sampling |     |
| Uncertainty of D Flip-Flop                                                                         | 605 |
| PATENT ABSTRACTS                                                                                   | 611 |